# LASER INTERFEROMETER GRAVITATIONAL WAVE OBSERVATORY -LIGO- # CALIFORNIA INSTITUTE OF TECHNOLOGY MASSACHUSETTS INSTITUTE OF TECHNOLOGY | Document Type | DCC Number | Date | | | | | |---------------------------------------------------|--------------|-----------------|--|--|--|--| | Test Procedure and Results | LIGO-T09xxxx | 18 August, 2009 | | | | | | AdLIGO HEPI Pier Interface Chassis Test Procedure | | | | | | | | Ben Abbott | | | | | | | Distribution of this draft: NSF reviewers, LIGO scientists This is an internal working note of the LIGO Laboratory California Institute of Technology LIGO Project – MS 18-33 Pasadena, CA 91125 Phone (626) 395-2129 Fax (626) 304-9834 E-mail: info@ligo.caltech.edu Massachusetts Institute of Technology LIGO Project – MS 20B-145 Cambridge, MA 01239 Phone (617) 253-4824 Fax (617) 253-7014 E-mail: info@ligo.mit.edu www: http://www.ligo.caltech.edu/ LIGO-T0900346-v1 Performed by: Sam Abbott Date: 10-12-09 Board Serial Number: 50900226 ## 1. Overview The HEPI Pier Interface Chassis serves several functions close to the vacuum envelope. One is to pass through and parse out the hydraulic valve actuation channels. A second function is to read out the L4C Seismometer channels, amplify them, and send them differentially to the Anti-Alias Chassis. Its last function is to read in the Inductive Position Sensor signals, whiten them, and send them differentially to the Anti-Alias Chassis. The function of this procedure is to check each channel from its input to the respective output and to verify proper DC power consumption. # 2. Test Equipment - 2.1 Power Supply capable of +/- 18 volts - 2.2 Function generator (Stanford Research DS360 or the like) - 2.3 Oscilloscope - 2.4 Stanford Research SR785 Network Analyzer, or the like ### 3. Preliminaries - 3.1 Perform visual inspection on board to check for missing components or solder deficiencies - 3.2 Before connecting the power to the chassis, set power supplies to +/- 18 Volts, and then turn them off. Connect the power supplies to the chassis under test at the back panel 3-pin power connector labeled "Power In". ### 4. DC Tests 4.1 Turn on the power supplies to the system under test and record the total current. | Measure | Voltage | e read | | Current | |-------------|---------------------------------|--------|---|----------------------| | +18V Supply | TP4<br>(+15V +/- 0.5) | 14.93 | V | ???mA +/- 10mA 100mA | | -18V Supply | TP5 (-15V +/- 0.5) | -15.01 | V | ???mA +/- 10mA 100mA | | Power LEDs | Equally bright? | | | N/A | | IPS Power+ | J10-1 / J10-3<br>(-15V +/- 0.5) | 14.93 | V | N/A | | IPS Power- | J10-2 / J10-3<br>(-15V +/- 0.5) | -15.01 | V | N/A | **5.3 Inductive Position Sensor Channel Check:** Set the SR785 for a 100mV source, and do a Swept Sine measurement from 10mHz to 10KHz on each channel. The nominal response is a Zero at 0.38Hz, and a pole at 0.86Hz. This should result in a gain change from 4 V/V at DC to 9 V/V at higher frequencies. The plot should look similar to the graph below. | INPUT<br>IPS INPUT<br>(DIFFERENTIAL) | OUTPUT<br>TO AA CHASSIS<br>(A) – (B) | VALUE<br>LOOK LIKE THE<br>GRAPH? | | |--------------------------------------|-------------------------------------------|----------------------------------|--| | IPS X In<br>J10-4 / J10-5 | To AA Chassis<br>(J4-4/GND) – (J4-12/GND) | $\checkmark$ | | | IPSY In<br>J10-6 / J1B-7 | To AA Chassis<br>(J4-5/GND) – (J4-13/GND) | *V | |